IMPERIAL COLLEGE LONDON

### DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING **EXAMINATIONS 2010**

MSc and EEE/ISE PART III/IV: MEng, BEng and ACGI

### VHDL AND LOGIC SYNTHESIS

Wednesday, 12 May 10:00 am

Time allowed: 3:00 hours

There are FOUR questions on this paper.

Question 1 is COMPULSORY Answer question 1 and any TWO of questions 2-4 Question 1 carries 40% of the marks, questions 2-4 each carry 30% of the marks.

Any special instructions for invigilators and information for candidates are on page 1.

Examiners responsible

First Marker(s):

T.J.W. Clarke, T.J.W. Clarke

Second Marker(s): G.A. Constantinides, G.A. Constantinides

Special Information for Invigilators: none.

### **Information for Candidates**

VHDL language reference can be found in the booklet VHDL Exam Notes.

Unless otherwise specified assume VHDL 1993 compiler.

All packages that must be explicitly referenced with USE, e.g. IEEE.numeric\_std, must be explicitly noted in each answer: semantically correct LIBRARY and USE statements may be omitted where this is done.

### The Questions

1.

a) Write a synthesisable process P1 which implements an unsigned 10 bit positive edge triggered counter with output r and 10 bit unsigned inputs p, q, 1 bit inputs reset, clk and count sequence: p, p+1, p+2, ..., q-1, q, p, p+1. On reset = 1 the counter must synchronously load p. If q < p the output will wrap round and

```
..., 1023, 0, ...
```

will be in the count sequence. State the VHDL types used for p, q, r.

[8]

b) Draw a waveform diagram of the signals *clk*, *b*, *c*, *d* from architecture TEST in Figure 1.1. Dimension your diagram with the simulation time and simulation delta of each signal transition.

[8]

Write a synthesisable combinational process P2 with unsigned output y(3:0), and input x(7:0). The value of y is equal to the number of inputs x(7),...,x(0) which are equal to 1. Thus if x = "10100000", y = 2.

[8]

d) State three rules which must be satisfied by a well-formed combinational VHDL process which are *not* usually required by a VHDL compiler.

[8]

e) A combinational process P3 computes q = a\*b+c where a,b,c are integers in the ranges specified in Figure 1.2. State appropriate types and lengths for q, a, b, c signals and write a synthesisable VHDL definition of P3.

[8]

```
ARCHITECTURE TEST of XX IS
SIGNAL clk, b,c,d: std_logic;
BEGIN
```

PCLK: PROCESS
BEGIN

clk <= '0';

WAIT FOR 5 ns;

clk <= '1';

WAIT FOR 5 ns;

END PROCESS PCLK;

b <= not clk;

P1: PROCESS(clk,d,b)

VARIABLE x: std\_logic;

BEGIN

d <= clk xor b;

x := d;

c <= not x;

 min
 max

 a
 -16
 15

 b
 0
 3

 c
 0
 31

END PROCESS P1; END ARCHITECTURE TEST;

Figure 1.1

Figure 1.2

- 2. The entity *testfunc* in Figure 2.1 generates outputs y from input *clk*. This question concerns the operation of *testfunc* when simulated pre-synthesis, and when synthesised.
  - a) What are the registered (clocked) and combinational signals in testfunc? Indicate how the value of each registered signal is initialised at the start of pre-synthesis simulation.

[5]

b) Complete the diagram in Figure 2.2 showing the simulated outputs y when the inputs to *testfunc* are as shown in the Figure 2.2. Indicate the time of all transitions on the outputs.

[10]

c) Discuss, for each output y(i), whether or not you expect post-synthesis simulation to be similar to pre-synthesis simulation, giving reasons for your views.

[10]

d) Discuss, for each output dissimilar in post and pre synthesis simulation, how you would change the code to make post-synthesis and pre-synthesis waveforms coincide, or what problems prevent this.

[5]

```
ENTITY testfunc IS
PORT(
   y: OUT std_logic_vector(4 DOWNTO 0);
   clk: In std_logic
);
END ENTITY testfunc;
ARCHITECTURE xx OF testfunc IS
                                                            P1: PROCESS
                                                            BEGIN
   TYPE state IS(as,bs,cs);
                                                                WAIT UNTIL clk'EVENT and clk='1';
   SIGNAL z: std_logic := '0';
                                                               clk1 <= not clk AFTER 10 ns;
   SIGNAL s: state;
                                                               w \le not w;
   SIGNAL u,v,w,clk1: std_logic;
                                                               z <= not z;
                                                               u <= '0';
BEGIN
                                                               CASE s IS
                                                                   WHEN as => s <= bs; u <= '1';
   PO: PROCESS(clk)
                                                                   WHEN bs => s <= cs;
       VARIABLE c : std_logic;
                                                                   WHEN cs => s <= as;
   BEGIN
                                                               END CASE;
       c := not clk;
                                                            END PROCESS P1;
       FOR n in 1 TO 4 LOOP
          v <= TRANSPORT c AFTER n * 1 ns;
                                                            y <= (clk1, z, u, v, w);
          c := not c;
       END LOOP;
   END PROCESS PO;
```

Figure 2.1. Testfunc entity and architecture

**END ARCHITECTURE xx**;



Figure 2.2. Pre-synthesis simulation waveforms

- 3. Entity *priority\_encode8* in Figure 3.1 has 8 inputs x, 3 bit output y, and 1 bit input pi, output po. The table in Figure 3.2 indicates the combinational outputs y, po as a function of x, pi. The output y implements an 8 bit priority encoding function if pi = 0, such that the unsigned numeric value of y is the maximum index k for which x(k) = 1. If pi = 1, or all x(k) are 0, y is high impedance. The output po is 1 if either pi is 1 or at least one of x(k) is 1.
  - a) Write a synthesisable VHDL architecture for entity *priority encode8*.

[15]

b) Figure 3.3 shows how 3 *priority\_encode8* blocks *EMS*, *E1*, *E0* can be used to implement a 16 bit priority encoding function. Explain how this works. You may assume  $x \neq 0$ .

[5]

c) Write a synthesisable VHDL architecture for entity  $big\_priority\_encode$  in Figure 3.1 using n+1 instances of entity  $priority\_encode8$  where  $2 \le n \le 8$ , which implements an 8n bit priority encoding function. You may assume  $x \ne 0$ .

[10]

ENTITY priority\_encode8 IS

PORT( x: IN std\_logic\_vector(7 DOWNTO 0);
 pi: IN std\_logic;
 y: OUT std\_logic\_vector(2 DOWNTO 0);
 po: OUT std\_logic);

END priority encode8;

ENTITY big\_priority\_encode IS GENERIC( n:INTEGER); PORT( x: IN std\_logic\_vector(n\*8-1 DOWNTO 0);

y: OUT std\_logic\_vector(n\*8-1 DOWNTO 0);

END big priority encode;

Figure 3.1 priority encode8 and big priority encode entities

| pi | x        | po | y              |
|----|----------|----|----------------|
| 1  | XXXXXXX  | 1  | high impedance |
| 0  | 00000000 | 0  | high impedance |
| 0  | 00000001 | 1  | 000            |
| 0  | 0000001X | 1  | 001            |
| 0  | 000001XX | 1  | 010            |
| 0  | 00001XXX | 1  | 011            |
| 0  | 0001XXXX | 1  | 100            |
| 0  | 001XXXXX | 1  | 101            |
| 0  | 01XXXXXX | 1  | 110            |
| 0  | 1XXXXXXX | 1  | 111            |

Figure 3.2 Truth table of priority encode8. X indicates don't care.



Figure 3.3. 16 bit priority encoding block

- 4. A CPU entity *datapath* consists of three units: *three\_port\_ram*, *rotate*, and *alu*, defined as in Figure 4.1, and connected as in Figure 4.2.
  - a) Write a VHDL entity for *datapath* (all ports except *clk* must be std\_logic\_vector). State inputs to *datapath* which will initialise word 0 of the RAM to 0 in a single clock cycle.

[6]

b) Write a synthesisable architecture for *datapath* using one or more process statements to represent the constituent units.

[24]

three\_port\_ram

16 word X 32 bit RAM

rotate  $0 \le n \le 31$ 

or, and, not, are bitwise logical operators.

alu

|   | Ports |                             |  |
|---|-------|-----------------------------|--|
| P | read  | combinational               |  |
| Q | read  | combinational               |  |
| R | write | on <i>clk</i> positive edge |  |

| i                     | Y                |  |
|-----------------------|------------------|--|
| $0 \le i \le 31 - n$  | Y(i) = X(n+i)    |  |
| $32 - n \le i \le 31$ | Y(i) = X(n+i-32) |  |

| F             |
|---------------|
| В             |
| A+ B          |
| A or B        |
| A and B       |
| A - B         |
| not B         |
| A or not B    |
| (A * B)(31:0) |
|               |

Figure 4.1. Definition of units three\_port\_ram, rotate, alu



Figure 4.2. Entity datapath

11

### Statements - inside PROCESS body VHDL Sequential (Behavioural)

O or more repetitions grouping brackets optional part Meta-language 0

occur inside a PROCESS statements which can also See also the dataflow previous slide •

Sequential statements (except WAIT) take zero simulation time to execute

rariable := value ; - variable assignment WAIT [ ON signal ] [ UNTIL condition]; NULL; - empty statement WAIT FOR time:

ELSIF condition THEN statements condition THEN statements ELSE statements] END IF:

FOR var IN range LOOP for-statements END LOOP;

S.1 CASE var IS
WHEN casef => statements
[WHEN case2 => statements]
[WHEN OTHERS => statements] END CASE :

(Sequential also)

# VHDL Dataflow statements

signal <= [ TRANSPORT ] value [AFTER time ];

subprogram( para1 [, para2 [ , ... ]] );

[ ASSERT condition ] REPORT message-if-false [ SEVERITY level ];

level ::= note | warning | error | failure

Ameta-language grouping brackets - not VHDL

label: {ENTITY entity-name} | component-name

GENERIC MAP( gen-map [ , gen-map ] )

ELSE value WHEN condition ]

ELSE value:

signal <= value WHEN condition

(Dataflow only)

PORT MAP( port-map [, port map]);

[ label : ] PROCESS [ ( sensitivity-list ) ] **BEGIN** sequential statements process-declarations END PROCESS [ label ];

[, value WHEN OTHERS];

label: FOR var IN range GENERATE

dataflow-statements

END GENERATE;

dataflow-statements IF condition GENERATE

END GENERATE;

[, value WHEN sel-case]

signal <= value WHEN sel-case

WITH sel SELECT

[ label : ] BLOCK local-declarations **BEGIN dataflow-statements** END [ label ]; 8.2

# Signal Attributes & Design Units

Signal Attributes SIGNAL x has type T

TRUE if event Description Boolean Expression Type X'EVENT

x delayed by time del X UO x'DELAYED( del)

value of x before last or current event X'LAST\_VALUE

elapsed time from last event H. X'LAST\_EVENT

FALSE if event on x within time tim Boolean x'STABLE( tim)

**Design Units** 

PORT ( port-signal-list ); ENTITY myentity IS GENERIC( signal-list ); END myentity; ARCHITECTURE archname OF entityname IS declaration-statements dataflow-statements SND archname;

PACKAGE mypackage IS END [mypackage]; declarations

function and procedure body definitions END PACKAGE BODY mypackage; PACKAGE BODY mypackage IS

array'LOW array'HIGH array'LENGTH array'RIGHT array'LEFT

**VHDL** array syntax

unconstrained\_array\_type ::= STD\_LOGIC\_VECTOR | SIGNED | UNSIGNED | etc range ::= low TO high | high DOWNTO low | array\_signal 'RANGE

SUBTYPE my\_subtype IS unconstrained\_array\_type( range ); TYPE my\_type IS ARRAY range OF base\_type;

SIGNAL | VARIABLE | CONSTANT name : unconstrained\_array\_type( range );

my\_array( index ) -- array element on LHS or RHS my\_array( range ) -- array slice on LHS or RHS

val1, value2, value3) -- array value using element values specified via position on RHS (index1=>val1, index2=>val2, ...., OTHERS=>valn ) -- array value on RHS

array'RANGE (see definitions of range above)

8.3

8.4

### **VHDL** Declarations

SIGNAL sname: stype [ := init\_val ];

CONSTANT cname: ctype := init\_val;

VARIABLE vname: vtype [ := init\_val ];

SHARED VARIABLE vname: vtype [ := init\_val];

FILE fname: ftype [ OPEN file\_open\_kind IS file\_name\_string ];

ryPE tname: tspec;

1, 123, -3456 INTEGER

<non-negative integer> NATURAL

1.21, -0.033

CHARACTER "", "0',

"my string" STRING

FALSE, TRUE BOOLEAN

TIME 10.1 ns, 11 fs, 10 min (units fs, ps, ns, us, ms, s, min, hr) - physical time constant

INTEGER RANGE low TO high - fixed range integer type

TYPE enumeration\_type IS (value\_name-1, value\_name-2, ...., value\_name-n); --enumeration type

5.5

### WHDL Text File I/O

TYPE file\_type IS FILE OF element-type; FILE file\_object: file\_type OPEN file\_open\_kind |S file\_name\_string; -"Automatic" file open & close in object declaration

-TEXT file access uses Package STD.TEXTIO -Use statement required (but no library statement, since STD is always available) -Defines TEXT file type, LINE linebuffer

TYPE SIDE IS (right, left);

TYPE FILE\_OPEN\_KIND IS ( read\_mode, write\_mode, append\_mode);

TYPE FILE\_OPEN\_STATUS IS ( open\_ok, status\_error, name\_error);

file\_open( VARIABLE status: OUT FILE\_OPEN\_STATUS; FILE f; TEXT: name: IN STRING; mode: IN FILE\_OPEN\_KIND := read\_mode);

ille\_close(FILE f: TEXT);

endfile(FILE f: TEXT) RETURN boolean;

readline( FILE f. TEXT; line: OUT LINE); - read the next line from f into line

value: OUT <any-type>); FILE f. TEXT; line: INOUT: LINE);

- write a line from line to f, clearing line read( line: INOUT LINE; writeline(

line: INOUT LINE; write(

value: IN <any-type>; justified: IN SIDE := right; field: IN WIDTH := 0);

<any-type> ::= BIT, BIT VECTOR, CHARACTER, INTEGER, REAL, TIME, STRING

<function header>;

[IMPURE] FUNCTION myfunc[( <par> {; <par> }\*)]
RETURN rtype; <function header> ::=

<pspec> ::= FILE | SIGNAL | VARIABLE | CONSTANT <par> ::= [<pspec>] pname : [<fmode>] ptype ;

<function-declarations>

END PACKAGE BODY mypack;

are synthesisable on

vectors and fixed

range integers

& VXV->V, VXS->V, SXV->V

Concatenation

abs: absolute value abs N->N (both same type)

a \*\* b = ab

\*\*: exponentiation

Logical, Relational, Concatenation ops

Shift, Additive,

N X N->N (all same type)

mod, rem Integer

length result

N->N, N X N -> N (all same type)

Also in numeric\_std for V X V -> V etc

Addition

Multiply

N X N->N (all same type)

Vector lengths a,b:

a+b -> max(a,b)

-> a+b

a mod b -> b

V: std\_logic\_vector

S X S -> B, B X B -> B (unary S->S, B->B)

(not is unary)

Logical

Relational

and, or, nand, nor, xor, xnor, not

Key to Types

WHDL Operators

N: integer or real

S: std\_logic B: Boolean

l: integer

<,<=,>,<= (scalar or discrete types)

(any type)

Shift Left/Right Logical/Arithmetic

Shift

Rotate Left/Right

sli,sri,sla,sra,roi,ror

## Functions & Procedures

END PACKAGE mypack; PACKAGE mypack IS

- functions can only have IN parameters - may omit <pspec> for VARIABLE OUT mode cfmode ::= IN I OUT I INOUT - default mode is IN omit <pspec> for value IN parameter

PACKAGE BODY mypack IS <l -function header> IS END FUNCTION; <p RETURN expression;

O or more repetitions grouping brackets optional part Meta-language 0 -

PROCEDURE as for FUNCTION but

No RETURN rtype in header WAIT allowed in body

 OUT, INOUT parameters are allowed

duplicating header in package - in this FUNCTIONS & PROCEDUREs can be defined in package body without case their scope is restricted to

no brackets in header or function call Functions with zero parameters have package body.

**Built-in functions** 

now -- returns current simulation time POS -- CHARACTER -> ASCII code 'VAL -- ASCII code -> CHARACTER

8.8 <scalar\_type\_name>'IMAGE(<value>) -- <value> -> printable string

Master E3.06 AC5 Ite 3.5

### **Answers**

### Question 1.

a)

```
SIGNAL p,q,r: UNSIGNED(9 DOWNTO 0);

P1: PROCESS

BEGIN

WAIT UNTIL clk'EVENT and clk='1';

IF reset = '1' or r = q THEN

r <= p;

ELSE

r <= r + 1;

END IF;

END PROCESS P1;
```

b) 2 marks for each waveform+deltas. Consequent mistakes are allowed

Ons 5ns 10ns



```
b changes delta 2

c changes delta 2,3

d changes delta 3,4

c)

(y is 4 bit unsigned)

P2: PROCESS(x)
VARIABLE v: INTEGER;
BEGIN
v:= 0;
FOR i IN x'range LOOP
IF x(i)='1' THEN v:= v+1; END IF;
END LOOP;
y <= to_unsigned(v,4);
END PROCESS P2;
```

clk changes delta 1

### d) One correct: 3 marks, two correct: 6 marks, 3 correct: 8 marks.

Any 3 of:

- (i) All input signals must be in sensitivity list
- (ii) Driven outputs must be driven on all paths through process body
- (iii) No cycle is allowed between output and input signals.
- (iv) All variables must be written before they are read.
- (v) Lengths must match across assignments
- (vi) FOR LOOP range must be constant width

### Half marks for:

- (vii) Outputs driven by at most one process (50%)
- (viii) No WAIT FOR statements
- e) (1 mark each type)

```
SIGNAL a: SIGNED(4 DOWNTO 0);
SIGNAL b: UNSIGNED(1 DOWNTO 0);
SIGNAL c: UNSIGNED(4 DOWNTO 0);
SIGNAL q: SIGNED(7 DOWNTO 0);
```

```
P3: PROCESS(a,b,c) -- (4 marks)

BEGIN

q <= a*signed("0" & b)+signed("0" & c);

END PROCESS P3;
```

- Could use signed types for all variables in which case b,c must be one bit longer & the initial appended zeros are not needed.
- Could use resize instead of appended zeros.

### Question 2.

This question tests understanding of the relationship between pre-synthesis simulation and synthesis. a) (5 marks)

P1: clk1,u,w,z,,s are all registered signals

clk1 - changed every cycle

u - changed every cycle

w - never initialised

s - initialised implicitly to first value in enumeration type at start of simulation

z - initialised in signal declaration

P0: v is a combinational signal

[also y[0] to y[4] ports, driven from dataflow statement, are combinational]

b) (10 marks)



### c) (10 marls, 2 each) & d) (5 marks, 1 each)

- y(0) w undefined in pre-synthesis simulation. Will probably (but not necessarily) be undefined in post-synth simulation also.
- y(1) v the last transition is combinational equal to not clock. Various earlier transitions, preserved because of the TRANSPORT keyword, result in the shown waveform (note that the first driven value results in no transition, hence there are only three transitions per clk edge. Post-synthesis only the last transition will be used and so the two waveforms will differ around each edge of clk. This cannot simply be mended since AFTER keyword has no hardware equivalent.
- y(2) u set from s since s if undefined psot-synthesis this will be undefined. This can be mended by explicitly initialising s from a reset signal.
- y(3) z defined in simulation due to initialisation of signal will be undefined in post-synthesis simulation. This can be mended by explicitly initialising z in a reset signal.
- y(4) clk1 pre-synthesis is delayed by 10ns this is ignored by synthesis which is therefore same waveform but 10ns earlier. This cannot be mended since after has no hardware equivalent.

### Question 3.

The code written here (can be) short, but both parts of the question involve quite difficult conceptual issues. Part a) can be simplified conceptually with an unrolled implementation: this will be allowed.

### a) (15 marks)

```
LIBRARY IEEE;
USE IEEE.std logic 1164.ALL;
USE IEEE.numeric std.ALL;
ARCHITECTURE xx OF priority encode8 IS
BEGIN -- many other less optimal implementations possible
    PROCESS (x, en)
    BEGIN
        po <= pi;
        y \ll (OTHERS=>'Z');
        FOR i in 0 To 7 LOOP
           IF x(i) = '1' THEN
              y <= std logic vector(to unsigned(i,3));
              po <= '1';
           END IF;
        END LOOP;
    END PROCESS;
END ARCHITECTURE xx;
```

b) (5 marks) E1,E0 each handle 8 bits, with the pi/po connection meaning that E0 is disabled if E1 finds any bit 1, in which case E1 provides the correct lower bits priority encoded output. If E1 has all bits 0 it will be disabled, and E0 will provide the correct output. EMS takes the po outputs from E0,E1, which indicate whether or not any of the corresponding bits are high, and use these to generate the correct MS bit pattern. Note that if all bits are 0 the LS 3 bits will be tri-state, but this condition is not allowed.

### c) (10 marks)

```
LIBRARY IEEE;
USE IEEE.std logic 1164.ALL;
USE IEEE.numeric std.ALL;
USE WORK.ALL;
ARCHITECTURE xx OF big_priority_encode IS
    SIGNAL pp: std_logic; --dummy signal for unused output
    SIGNAL p: std_logic_vector(8 DOWNTO 0);
BEGIN
    MSBITS: ENTITY priority_encode8
       PORT MAP(pi=>'0', po=>pp, x=>p(7 DOWNTO 0), y=>y(5 DOWNTO 3));
    G1: FOR i in n TO 8 GENERATE
           p(i) <= '0'; --set undriven carry signals to 0
        END GENERATE;
    G: FOR i in 0 TO n-1 GENERATE
       LSBITS: ENTITY priority encode8
          PORT MAP(pi = p(i+1), po = p(i), x = x(i*8+7) DOWNTO i*8),
                      y=>y(2 DOWNTO 0);
       END GENERATE;
END ARCHITECTURE xx;
```

### Question 4.

END PROCESS ALU; END ARCHITECTURE xx;

This question is quite long but straightforward RTL design. ra = 0, pa=qa = 0 (could be anything), n = 0, func = 4 or 7 (2 marks) ENTITY datapath IS -- (4 marks) clk: IN std logic; func: IN std\_logic\_vector(2 DOWNTO 0); n: IN std\_logic\_vector(4 DOWNTO 0);
paddr,qaddr,raddr: IN std\_logic\_vector(3 DOWNTO 0); f: OUT std logic vector(31 DOWNTO 0) ); END ENTITY datapath; b) LIBRARY IEEE; USE IEEE.std logic 1164.ALL; USE IEEE.numeric std.ALL; ARCHITECTURE xx OF datapath IS -- (6 marks) SUBTYPE word IS std\_logic\_vector(31 DOWNTO 0);
TYPE ramtype IS ARRAY (0 TO 15) OF word; SIGNAL ram: ramtype; SIGNAL pbus, qbus, ybus, fbus: word; BEGIN f <= fbus; -- RAM definition (6 marks) RAMW: PROCESS BEGIN WAIT UNTIL clk'EVENT and clk = '1'; ram(to\_integer(unsigned(raddr))) <= fbus;</pre> END PROCESS RAMW; RAMR: PROCESS (paddr, gaddr, ram) BEGIN pbus <= ram(to\_integer(unsigned(paddr)));</pre> qbus <= ram(to\_integer(unsigned(qaddr))); END PROCESS RAMR; -- Rotate unit definition (6 marks) ROTATE: PROCESS (n, abus) BEGIN FOR i in word'RANGE LOOP ybus(i) <= gbus((i+to integer(unsigned(n))) MOD 32);</pre> or qbus ror unsigned(n) END LOOP; END PROCESS ROTATE; --ALU definition (6 marks) ALU: PROCESS (pbus, ybus, func) VARIABLE up, uy: unsigned(31 DOWNTO 0); BEGIN up := unsigned(pbus); uy := unsigned(ybus); CASE to\_integer(unsigned(func)) IS WHEN 0 => fbus <= ybus; WHEN 1 => fbus <= std logic\_vector(up+uy); WHEN 2 => fbus <= pbus or ybus; WHEN 3 => fbus <= pbus and ybus; WHEN 4 => fbus <= std logic\_vector(up-uy); WHEN 5 => fbus <= not ybus; WHEN 6 => fbus <= pbus or not ybus; WHEN 7 => fbus <= std\_logic\_vector((up \* uy)(31 DOWNTO 0)); WHEN OTHERS => NULL; END CASE;